Release 14.7 par P.20131013 (nt64) Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.

DESKTOP-7L7738E:: Sun Mar 21 18:06:39 2021

par -w -intstyle ise -ol high -mt off Digital\_Clock\_12\_hrFomrat\_map.ncd
Digital\_Clock\_12\_hrFomrat.ncd Digital\_Clock\_12\_hrFomrat.pcf

Constraints file: Digital Clock 12 hrFomrat.pcf.

Loading device for application Rf\_Device from file '7a100t.nph' in environment  $C:Xilinx\14.7\ISE DS\ISE\$ .

"Digital\_Clock\_12\_hrFomrat" is an NCD, version 3.2, device xc7a100t, package fgg484, speed -3

Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius) Initializing voltage to 0.950 Volts. (default - Range: 0.950 to 1.050 Volts)

INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par

-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all

internal clocks in this design. Because there are not defined timing requirements, a timing score will not be

reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.

Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".

Device speed data version: "PRODUCTION 1.10 2013-10-13".

## Device Utilization Summary:

| Slice Logic Utilization:                |     |      |    |         |     |
|-----------------------------------------|-----|------|----|---------|-----|
| Number of Slice Registers:              | 112 | out  | of | 126,800 | 1%  |
| Number used as Flip Flops:              | 112 |      |    |         |     |
| Number used as Latches:                 | 0   |      |    |         |     |
| Number used as Latch-thrus:             | 0   |      |    |         |     |
| Number used as AND/OR logics:           | 0   |      |    |         |     |
| Number of Slice LUTs:                   | 248 | out  | of | 63,400  | 1%  |
| Number used as logic:                   | 225 | out  | of | 63,400  | 1%  |
| Number using O6 output only:            | 162 |      |    |         |     |
| Number using O5 output only:            | 35  |      |    |         |     |
| Number using O5 and O6:                 | 28  |      |    |         |     |
| Number used as ROM:                     | 0   |      |    |         |     |
| Number used as Memory:                  | 0   | out  | of | 19,000  | 0%  |
| Number used exclusively as route-thrus: | 23  |      |    |         |     |
| Number with same-slice register load:   | 0   |      |    |         |     |
| Number with same-slice carry load:      | 2   |      |    |         |     |
| Number with other load:                 | 21  |      |    |         |     |
| Slice Logic Distribution:               |     |      |    |         |     |
| Number of occupied Slices:              | 90  | out. | of | 15,850  | 1%  |
| Number of LUT Flip Flop pairs used:     | 270 |      | _  | ,       | - * |
| Number with an unused Flip Flop:        | 166 | out. | of | 270     | 61% |
| Number with an unused LUT:              |     |      |    | 270     |     |
| Number of fully used LUT-FF pairs:      |     |      |    | 270     |     |
| Number of slice register sites lost     |     |      |    |         | •   |
| to control set restrictions:            | 0   | out  | of | 126,800 | 0%  |
|                                         |     |      |    |         |     |

A LUT Flip Flop pair for this architecture represents one LUT paired with one Flip Flop within a slice. A control set is a unique combination of clock, reset, set, and enable signals for a registered element. The Slice Logic Distribution report is not meaningful if the design is over-mapped for a non-slice resource or if Placement fails. OVERMAPPING of BRAM resources should be ignored if the design is over-mapped for a non-BRAM resource or if placement fails.

## IO Utilization: Number of bonded IOBs: 21 out of 285 7% Specific Feature Utilization: Number of RAMB36E1/FIFO36E1s: Number of RAMB18E1/FIFO18E1s: Number of BUFG/BUFGCTRLs: 1 out of 32 3% 1 Number used as BUFGs: Number used as BUFGCTRLs: Number of IDELAYE2/IDELAYE2\_FINEDELAYS: Number of ILOGICE2/ILOGICE3/ISERDESE2s: Number of ODELAYE2\_ODELAYE2\_FINEDELAYS: Number of OLOGICE2/OLOGICE3/OSERDESE2s: Number used as OLOGICE2s: Number of OLOGICE2; Number used as OLOGICE3s: Number used as OSERDESE2s: Number of PHASER\_IN/PHASER\_IN\_PHYS: Number of PHASER\_OUT/PHASER\_OUT\_PHYS: Number of BSCANs: Number of BUFHCEs: Number of BUFRS: Number of CAPTURES: O out of 24 0% Number of Out of 4 0% Number of DNA\_PORTs: O out of 1 0% O out of 1 0% O out of 240 0% O out of 1 0% Number of BUFRs: 0 out of Number of CAPTUREs: 0 out of Number of DNA\_PORTs: 0 out of Number of DSP48E1s: 0 out of Number of EFUSE\_USRs: 0 out of Number of FRAME\_ECCs: 0 out of Number of GTPE2\_CHANNELs: 0 out of Number of IBUFDS\_GTE2s: 0 out of Number of ICAPs: 0 out of Number of IDELAYCTRLs: 0 out of 0 out of 6 0 out of 6 0 out of 6 0 out of 6 0 out of 2... 0 out of 6 0% 0 out of 24 0% 0 out of 1 0% 0 out of 6 0% 0 out of 1 0% 0 out of 1 0% Number of OUT FIFOs: Number of PCIE 2 1s: Number of PHASER REFs: Number of PHY CONTROLs: Number of PLLE2 ADVs: Number of STARTUPs: Number of XADCs:

Overall effort level (-ol): High Router effort level (-rl): High

Starting initial Timing Analysis. REAL time: 12 secs Finished initial Timing Analysis. REAL time: 12 secs

Starting Router

Phase 1 : 1254 unrouted; REAL time: 13 secs

Phase 2: 1080 unrouted; REAL time: 14 secs Phase 3 : 202 unrouted; REAL time: 14 secs Phase 4 : 202 unrouted; (Par is working to improve performance) REAL time: 18 secs Updating file: Digital Clock 12 hrFomrat.ncd with current fully routed design. Phase 5: 0 unrouted; (Par is working to improve performance) REAL time: 19 secs Phase 6: 0 unrouted; (Par is working to improve performance) REAL time: 19 secs Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 19 secs Phase 8: 0 unrouted; (Par is working to improve performance) REAL time: 19 secs Phase 9: 0 unrouted; (Par is working to improve performance) REAL time: 19 secs Total REAL time to Router completion: 19 secs Total CPU time to Router completion: 19 secs Partition Implementation Status No Partitions were found in this design. -----Generating "PAR" statistics. INFO:Par:459 - The Clock Report is not displayed in the non timing-driven mode. Timing Score: 0 (Setup: 0, Hold: 0) Asterisk (\*) preceding a constraint indicates it was not met. This may be due to a setup or hold violation. \_\_\_\_\_\_ Constraint | Check | Worst Case | Best Case | Timing | Timing 1 | Slack | Achievable | Errors | Score \_\_\_\_\_\_ Autotimespec constraint for clock net clk | SETUP | N/A| 3.075ns| N/A| 0 BUFGP | HOLD | 0.159ns| 0 | \_\_\_\_\_\_ All constraints were met.

INFO: Timing: 2761 - N/A entries in the Constraints List may indicate that the constraint is not analyzed due to the following: No paths covered by this constraint; Other constraints intersect with this constraint; or This constraint was disabled by a Path Tracing Control. Please run the Timespec Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.

Generating Pad Report.

All signals are completely routed.

Total REAL time to PAR completion: 19 secs Total CPU time to PAR completion: 19 secs

Peak Memory Usage: 4846 MB

Placer: Placement generated during map. Routing: Completed - No errors found.

Number of error messages: 0 Number of warning messages: 0 Number of info messages: 2

Writing design to file  $Digital\_Clock\_12\_hrFomrat.ncd$ 

PAR done!